Sub-1 V, 4 nA CMOS voltage references with digitally-trimmable temperature coefficient
Resumen:
Two architectures for MOS-only low power voltage references with digitally-trimmable temperature coefficient are proposed in this work. A test chip implements them in a 0.35 µm CMOS process. A design methodology for both architectures, performance figures and preliminary test results are presented. Each circuit consumes around 4 nA and operates down to 0.95 V or better with a simulated temperature coefficient of 18 ppm/° C in the -20°C to 80°C range.
2014 | |
CMOS digital integrated circuits Low-power electronics Reference circuits Electrónica |
|
Inglés | |
Universidad de la República | |
COLIBRI | |
https://hdl.handle.net/20.500.12008/41810 | |
Acceso abierto | |
Licencia Creative Commons Atribución - No Comercial - Sin Derivadas (CC - By-NC-ND 4.0) |
Resultados similares
-
A 110 nA pacemaker sensing channel in CMOS on silicon-on-insulator
Autor(es):: Silveira, Fernando
Fecha de publicación:: (2002) -
CMOS level shifters from 0 to 18 V output
Autor(es):: Gak Szollosy, Joel
Fecha de publicación:: (2021) -
Is intrinsic noise a limiting factor for subthreshold digital logic in nanoscale CMOS?
Autor(es):: Veirano Núñez, Francisco
Fecha de publicación:: (2015) -
Ultralow power CMOS cells for temperature sensors
Autor(es):: Aguirre, Pablo
Fecha de publicación:: (2005) -
Pico-A/V range CMOS transconductors using series-parallel current division
Autor(es):: Arnaud, Alfredo
Fecha de publicación:: (2003)