Very low power microprocessor cell : design, fabrication and test
Resumen:
We describe the development and test of a microprocessor cell intended for very low power applications. A novel design methodology using a VHDL simulation based consumption estimation tool was followed. The microprocessor cell was successfully tested exhibiting a low power consumption as intended. The strong correlation between measurements and simulation validates the chosen design methodology.
2007 | |
Electrónica | |
Inglés | |
Universidad de la República | |
COLIBRI | |
https://hdl.handle.net/20.500.12008/38769 | |
Acceso abierto | |
Licencia Creative Commons Atribución - No Comercial - Sin Derivadas (CC - By-NC-ND 4.0) |
Resultados similares
-
Design method for an ultra low power, low offset, symmetric OTA
Autor(es):: Rossi Aicardi, Conrado
Fecha de publicación:: (2013) -
Potential of SOI for low-power design. (Digital and Analog)
Autor(es):: Colinge, J. P
Fecha de publicación:: (1995) -
Modular architecture for ultra low power switched-capacitor DC-DC converters
Autor(es):: Castro Lisboa, Pablo
Fecha de publicación:: (2012) -
Modular ultra low power dc-dc converter with losses reduction using charge recycling
Autor(es):: Castro Lisboa, Pablo
Fecha de publicación:: (2012) -
Analysis and design of a family of low-power class AB operational amplifiers
Autor(es):: Silveira, Fernando
Fecha de publicación:: (2000)