Optimum nMOS/pMOS imbalance for energy efficient digital circuits

Veirano Núñez, Francisco - Naviner, Lirida - Silveira, Fernando

Resumen:

In this paper, we propose an asymmetrical length biasing scheme to be used in advanced nanometer technologies, which minimizes the energy per operation consumption of sub/near threshold digital CMOS circuits. Simulation results of two test circuits, a chain of inverters and a ripple carry adder, show that by using this sizing approach, the energy per operation can be reduced in more than 50% in a wide range of target performances. We use a 28-nm ultra-thin body and box fully depleted silicon-on-insulator technology and we show that the combination of supply voltage scaling, backplane biasing, and length biasing can be combined to obtain extremely robust (variability is almost halved) and energy efficient digital circuits. We also show simulation results for predictive technology models to show that the technique is also compatible with conventional bulk technologies


Detalles Bibliográficos
2017
Integrated circuit modeling
MOS devices
Transistors
Mathematical model
Leakage currents
Digital circuits
Low energy
Asymmetric length biasing
Poly biasing
nMOS/pMOS imbalance
Minimum energy point
Electrónica
Inglés
Universidad de la República
COLIBRI
https://hdl.handle.net/20.500.12008/43535
Acceso abierto
Licencia Creative Commons Atribución - No Comercial - Sin Derivadas (CC - By-NC-ND 4.0)