Operational amplifier power optimization for a given total (slewing plus linear) settling time
Resumen:
A design procedure that determines the combination of linear settling time (i.e. gain bandwidth) and slew rate that minimizes an amplifier total power consumption, while complying with a given total settling time specification, is presented. The method is presented for a Miller OTA, but can be generalized to other architectures. The proposed approach also provides the optimum combination of the g/sub m//I/sub D/ ratios of the input and output transistors and the transistor design corresponding to this optimum of power consumption. It is shown that the application of fixed "rules of thumb" criteria for the assignment of the allowable linear settling and slewing periods leads to highly increased consumption. The method is based on a simple, design oriented model of the settling behavior that is also described in this paper. This model is checked against experimental results and the design procedure results are verified with SPICE simulations
2002 | |
Operational amplifiers SPICE Circuit CAD Circuit simulation Circuit optimisation ELECTRÓNICA |
|
Inglés | |
Universidad de la República | |
COLIBRI | |
https://hdl.handle.net/20.500.12008/21226 | |
Acceso abierto |
Resultados similares
-
Design of a reusable rail-to-rail operational amplifier
Autor(es):: Silveira, Fernando
Fecha de publicación:: (2003) -
Design and power optimization of CMOS RF Blocks operating in the moderate inversion region
Autor(es):: Barboni, Leonardo
Fecha de publicación:: (2005) -
Pico-A/V range CMOS transconductors using series-parallel current division
Autor(es):: Arnaud, Alfredo
Fecha de publicación:: (2003) -
Experimenting with RC and RL series circuits using smartphones as signal generators and oscilloscopes
Autor(es):: Torriente-García, Ives
Fecha de publicación:: (2023) -
Sub-1 V, 4 nA CMOS voltage references with digitally-trimmable temperature coefficient
Autor(es):: Luong, Peter
Fecha de publicación:: (2014)